Summary in Graph

## Exam Summary (GO Classes Test Series 2024 | CO and Architecture | Test 1)

| Qs. Attempted:      | <b>13</b> 5 + 8          | Correct Marks:   | <b>16</b> 4 + 12                |
|---------------------|--------------------------|------------------|---------------------------------|
| Correct Attempts:   | <b>10</b> <sub>4+6</sub> | Penalty Marks:   | <b>0.67</b> <sub>0 + 0.67</sub> |
| Incorrect Attempts: | 3                        | Resultant Marks: | <b>15.3</b> 3                   |

Total Questions:

15
5+10

Total Marks:
25
5+20

Exam Duration:
45 Minutes

Time Taken:
13 Minutes

## **Technical**



Consider the following PC-relative addressing mode instruction of RISC instruction set architecture. I1: 1000: BEQ R1, R2, label I2: 1004: ADD R1, R2, R3 Where the label is used as an offset and 1000 is the memory location from where instruction I1 is fetched. R1, R2, and R3 are general purpose registers. The BEQ instruction branches the PC if the first source register's contents and the second source register's contents are equal. If R1=0; R2=0 and label =20, what is the memory address of the next instruction to be executed?

Your Answer: 1024 Correct Answer: 1024 Discuss



A digital computer has a memory unit with 32 bits per word. The instruction set consists of 110 different operations. All instructions have an operation code part (opcode) and two address fields: one for a memory address and one for a register address. This particular system includes eight general-purpose, user-addressable registers. Registers may be loaded directly from memory, and memory may be updated directly from the registers. Direct memory-to-memory data movement operations are not supported. Each instruction is stored in one word of memory. If X, Y, Z represent the number of bits that are needed for the opcode, for the register field, and bits that are left for the memory address part of the instruction, respectively, then XY+YZ is \_\_\_\_\_\_

Your Answer: 87 Correct Answer: 87 Correct

Q #3 Multiple Choice Type Award: 1 Penalty: 0.33 CO and Architecture

The unsigned integer 3,505,468,161 can be written in 32-bit binary as  $11010000\ 11110001\ 00110011\ 00000001$ . Putting it into four bytes of memory beginning at address 98370 in little-endian fashion would give which picture?

Discuss

| ^  | 98370    | 98371     | 98372    | 98373    |
|----|----------|-----------|----------|----------|
| A. | 11010000 | 111100001 | 00110011 | 00000001 |

| R  | 98370    | 98371     | 98072    | 98373    |
|----|----------|-----------|----------|----------|
| υ. | 00000001 | 111100001 | 00110011 | 11010000 |

|    | 98370    | 98371    | 98372    | 98373    |
|----|----------|----------|----------|----------|
| C. | 00000001 | 00110011 | 11110001 | 11010000 |

| ח  | 98370    | 98371    | 98372    | 98373     |
|----|----------|----------|----------|-----------|
| υ. | 00110011 | 00000001 | 11010000 | 111100001 |

Your Answer: C Correct Answer: C Correct Discuss

Q #4 Multiple Select Type Award: 1 Penalty: 0 CO and Architecture

When performing hardware integer arithmetic, we say that overflow has occurred when the mathematically correct result of a computation cannot be represented in the number of bits available for the type being used. Obviously, it is important to be able to detect when an overflow error has occurred.

For the following options, the bit-sequences are 16-bit 2's complement representations of (signed) integer values. For which of the following an overflow occurs when the given two integers are added?

 $\mathsf{A.}\ 0111\ 1001\ 1011\ 1011\ +0011\ 1011\ 1110\ 1110$ 

B.  $1111\ 0111\ 0110\ 1001\ +\ 1000\ 0001\ 0110\ 0100$ 

 $\mathsf{C.}\ 0001\ 1100\ 0110\ 1111\ +\ 1111\ 0111\ 1110\ 1101$ 

 ${\tt D.\ 1100\ 1011\ 1010\ 1101} + {\tt 0111\ 1111\ 0010\ 1111}$ 

Your Answer: A;B | Correct Answer: A;B | Correct | Discuss

Q #5 Multiple Select Type Award: 1 Penalty: 0 CO and Architecture

Consider the control unit that adopts the single address field branch control logic. Assume that the control memory is 24 bits wide. The control portion of the micro-instruction format is divided into two fields. A micro-operation field of 13 bits specifies the micro-operations to be performed. An address selection field specifies 8 conditions that will cause a micro-instruction branch.

Which of the following is/are true?

- A. 8 bits are in the address selection field
- B. 8 bits are in the address field
- C. the size of the control memory is 768 Bytes
- D. the size of the control memory is  $4096\ \mathrm{bits}.$

Your Answer: B Correct Answer: B;C Incorrect Discuss

Q #6 Multiple Choice Type Award: 2 Penalty: 0.67 CO and Architecture

A CPU has an arithmetic unit that adds bytes and then sets its V, C, and Z flag bits as follows. The V-bit is set if arithmetic overflow occurs (in two's complement arithmetic). The C-bit is set if a carry-out is generated from the most significant bit during an operation. The Z-bit is set if the result is zero.

What are the values of the V,C, and Z flag bits (in that order) after the 8-bit bytes  $1100\ 1100$  and  $1000\ 1111$  are added?

- A. 000
- B. 110
- C. 111
- D. 001

Your Answer: B Correct Answer: B Correct Discuss

(Q #7) Multiple Choice Type Award: 2 Penalty: 0.67 CO and Architecture

Consider the following:

Consider the instruction Load R5, X(R7) which uses the Index addressing mode to load a word of data from memory location X + [R7] into register R5.

Execution of this instruction involves the following actions:

- (I1) Fetch the instruction from the memory.
- (I2) Decode the instruction to determine the operation to be performed.
- (I3) Add the immediate value X to the contents of R7.
- (I4) Read register R7.
- (I5) Use the sum X + [R7] as the effective address of the source operand, and read the contents of that location in the memory.
- (I6) Increment the program counter.
- (I7) Load the data received from the memory into the destination register, R5.

Which of the following is the most preferred order of execution of the above instruction?

A. I1 o I2 o I3 o I4 o I5 o I6 o I7

B. I1 
ightarrow I2 
ightarrow I6 
ightarrow I3 
ightarrow I4 
ightarrow I5 
ightarrow I7

C. I1  $\rightarrow$  I6  $\rightarrow$  I2  $\rightarrow$  I4  $\rightarrow$  I3  $\rightarrow$  I5  $\rightarrow$  I7

D. I1 
ightarrow I6 
ightarrow I2 
ightarrow I5 
ightarrow I4 
ightarrow I3 
ightarrow I7

Your Answer: C Correct Answer: C Correct Discuss

Q #8 Multiple Choice Type Award: 2 Penalty: 0.67 CO and Architecture

|            | Micro-operations                                | Active Control<br>Signals |
|------------|-------------------------------------------------|---------------------------|
|            | $t_1: MAR \leftarrow (PC)$                      | $C_2$                     |
| Fetch:     | t <sub>2</sub> : MBR ← Memory                   | C5, CR                    |
|            | $PC \leftarrow (PC) + 1$                        |                           |
|            | $t_3: IR \leftarrow (MBR)$                      | C <sub>4</sub>            |
|            | $t_1: MAR \leftarrow (IR(Address))$             | C <sub>8</sub>            |
| Indirect:  | t <sub>2</sub> : MBR ← Memory                   | $C_5, C_R$                |
|            | $t_3$ : IR(Address) $\leftarrow$ (MBR(Address)) | C <sub>4</sub>            |
|            | $t_1: MBR \leftarrow (PC)$                      | C <sub>1</sub>            |
| Interrupt: | t <sub>2</sub> : MAR ← Save-address             |                           |
|            | PC ← Routine-address                            |                           |
|            | $t_3$ : Memory $\leftarrow$ (MBR)               | $C_{12}, C_W$             |

C<sub>R</sub> = Read control signal to system bus.

Cw = Write control signal to system bus.

Let us define control signals, P and Q, that have the following interpretation

- PQ = 00 Fetch cycle
- PQ = 01 Indirect cycle
- PQ = 10 Execute cycle
- PQ = 11 Interrupt cycle

Which of the following expression boolean expression defines  $C_4$ ?

- A.  $P't_3$
- B.  $Pt_3'+Q't_3$
- C.  $P'Q't_3 + PQ't_3$
- D.  $P'Q't_3 + PQt_3$

Your Answer: Correct Answer: A Not Attempted Discuss

Q #9 Multiple Choice Type Award: 2 Penalty: 0.67 CO and Architecture

The 8-bit registers M, N, O and P initially have the following values.

M = 10001111; N = 01100010; O = 01001001; P = 01110010

The following assembly code is executed:

- $M \leftarrow M \oplus N$
- $M \leftarrow CSL M$
- $N \leftarrow M+N$
- $\bullet \ O \leftarrow O \wedge N$
- $O \leftarrow CSR O$
- $P \leftarrow P + 1$
- $\bullet \ P \leftarrow P + O$

Determine the 8-bit values in each register after the execution of the above sequence of micro-operations. CSL: Circular shift left; CSR: Circular shift right;  $\wedge:$  logical AND; +: Arithmetic addition  $\oplus:$  logical Ex-or.

4/7

A. M=11101101; N=00111101; O=10000100; P=11110111

B. M=11011011; N=00111101; O=10000100; P=11110111

C. M = 11011011; N = 10111101; O = 10000100; P = 11110111

 $\mbox{D.}\ M = 11011011; N = 00111101; O = 00001001; P = 01110011$ 

Your Answer: B Correct Answer: B Correct Discuss



A particular parallel program computation requires 100 seconds when executed on a single processor. If 40 percent of this computation is "inherently sequential" (i.e., will not benefit from additional processors), then the theoretically best possible elapsed times for this program running with 2 and 4 processors, respectively, are

- A. 20 seconds and 10 seconds
- B. 50 seconds and 25 seconds
- C. 70 seconds and 55 seconds
- D. 80 seconds and 70 seconds

Your Answer: C Correct Answer: C Discuss



A 64-bit processor has 64 registers and uses a 20-bit instruction format. It has two types of instructions : M-type and R-type. Each M-type instruction contains an opcode and a memory address. Each R-type instruction contains an opcode and two register names. Main memory is 8K words, and it is byte addressable. If there are 10 distinct M-type opcodes, then the maximum number of distinct R-type opcodes is \_\_\_\_\_

Your Answer: 236 Correct Answer: 96 Incorrect Discuss



Amdahl's Law pertains to the speedup achieved when running a program on parallel processors versus using a single serial processor. In this context, the speedup is the ratio of original running time to improved running time. According to Amdahl's Law, approximately how much speedup could we expect for an unlimited number of processors if 10 percent of a program is sequential (i.e., will not benefit from additional processors) and the remaining part is ideally parallel?

- A. 10X
- B. 20X
- $\mathsf{C.}\ 40\mathsf{X}$
- D. Infinite

Your Answer: A Correct Answer: A Discuss



Following is a definition of a **widget** and a declaration of an array A that contains 10 widgets. The sizes of a byte, short, Int, and long are 1, 2, 4 and 8 byte, respectively. Alignment is restricted so that an n-byte field must be located at an address divisible by n.

The fields in a struct are not rearranged; padding is used to ensure alignment. All widgets in  $\bf A$  must have the same size.

```
struct widget
    short s
    byte b
    long l
5.    int i
    end widget

widget A[10]
```

Assuming that A is located at a memory address divisible by 8, what is the total size of A, in bytes?

- A. 150
- B. 160
- C. 2001
- D. 240

| Your Answer: B Correct Answer: D Incorrect Discuss |                     |
|----------------------------------------------------|---------------------|
| Q #14 Multiple Choice Type Award: 2 Penalty: 0.67  | CO and Architecture |

Consider two different design enhancements of ALU as follows:

- i. A part of a bigger task is improved twenty times than it was before. The other part of the same task constitutes 60% of the overall task time, and it remains unchanged.
- ii. The designer can make changes to improve 20% of the task 100% faster, 35% of the task 4 times faster, and 10% of the task 100 times faster, but it causes the remaining part of the task to perform as bad as 50% slower than before.

Which of the following value is the best approximate difference between the two speedups achieved in those two improvements:

- A. 0.3567
- B. 0.2667
- C. 0.4875
- D. 0.4325





Big-Endian(BE) and Little-Endian(LE) change the order in which the bytes of a word are stored in RAM. We typically show the contents of a word, especially if it's an integer, as four hexadecimal pairs of characters. For example, the hex string 0xabcdef12 contains four bytes: "ab" is the first, which have the binary value of 1010 and 1011. So the first 8 bits are 10101011. BE/LE specifies whether this byte goes into RAM as the first of the four bytes in the word or as the last. Suppose Byte 0 in RAM contains the value 0x00. Subsequent bytes contain 0x01,0x40, and 0x70. On a Big-Endian system with a 32-bit word, what's the decimal value of the word?

Your Answer: Correct Answer: 82032 Not Attempted Discuss

## You're doing good, you can target above 70 percentage!

## <u>Copyright & Stuff</u>